# Lecture: Coherence and Synchronization

• Topics: synchronization primitives, consistency models intro (Sections 5.4-5.5)

### **Performance Improvements**

- What determines performance on a multiprocessor:
   What fraction of the program is parallelizable?
  - > How does memory hierarchy performance change?
- New form of cache miss: coherence miss such a miss would not have happened if another processor did not write to the same cache line
- False coherence miss: the second processor writes to a different word in the same cache line – this miss would not have happened if the line size equaled one word

- Applications have phases (consisting of many instructions) that must be executed atomically, without other parallel processes modifying the data
- A lock surrounding the data/code ensures that only one program can be in a critical section at a time
- The hardware must provide some basic primitives that allow us to construct locks with different properties
- Lock algorithms assume an underlying cache coherence mechanism – when a process updates a lock, other processes will eventually see the update

- The simplest hardware primitive that greatly facilitates synchronization implementations (locks, barriers, etc.) is an atomic read-modify-write
- Atomic exchange: swap contents of register and memory
- Special case of atomic exchange: test & set: transfer memory location into register and write 1 into memory
- lock: t&s register, location
   bnz register, lock
   CS
  - st location, #0

- Spin lock: to acquire a lock, a process may enter an infinite loop that keeps attempting a read-modify till it succeeds
- If the lock is in memory, there is heavy bus traffic → other processes make little forward progress
- Locks can be cached:
  - cache coherence ensures that a lock update is seen by other processors
  - the process that acquires the lock in exclusive state gets to update the lock first
  - > spin on a local copy the external bus sees little traffic

### **Coherence Traffic for a Lock**

- If every process spins on an exchange, every exchange instruction will attempt a write → many invalidates and the locked value keeps changing ownership
- Hence, each process keeps reading the lock value a read does not generate coherence traffic and every process spins on its locally cached copy
- When the lock owner releases the lock by writing a 0, other copies are invalidated, each spinning process generates a read miss, acquires a new copy, sees the 0, attempts an exchange (requires acquiring the block in exclusive state so the write can happen), first process to acquire the block in exclusive state acquires the lock, others keep spinning <sub>6</sub>

## Test-and-Test-and-Set

- lock: test register, location
  - bnz register, lock
  - t&s register, location
  - bnz register, lock
  - CS
  - st location, #0

# Load-Linked and Store Conditional

- LL-SC is an implementation of atomic read-modify-write with very high flexibility
- LL: read a value and update a table indicating you have read this address, then perform any amount of computation
- SC: attempt to store a result into the same memory location, the store will succeed only if the table indicates that no other process attempted a store since the local LL (success only if the operation was "effectively" atomic)
- SC implementations do not generate bus traffic if the SC fails – hence, more efficient than test&test&set

# Spin Lock with Low Coherence Traffic

| lockit: | LL   | R2, 0(R1)                 | ; load linked, generates no coherence traffic |
|---------|------|---------------------------|-----------------------------------------------|
|         | BNEZ | R2, lockit                | ; not available, keep spinning                |
|         | DADD | JI R2, R0, # <sup>2</sup> | 1 ; put value 1 in R2                         |
|         | SC   | R2, 0(R1)                 | ; store-conditional succeeds if no one        |
|         |      |                           | ; updated the lock since the last LL          |
|         | BEQZ | R2, lockit                | ; confirm that SC succeeded, else keep trying |

 If there are i processes waiting for the lock, how many bus transactions happen?

# Spin Lock with Low Coherence Traffic

| lockit: | LL                                   | R2, 0(R1)  | ; load linked, generates no coherence traffic |  |  |
|---------|--------------------------------------|------------|-----------------------------------------------|--|--|
|         | BNEZ                                 | R2, lockit | ; not available, keep spinning                |  |  |
|         | DADDUI R2, R0, #1; put value 1 in R2 |            |                                               |  |  |
|         | SC                                   | R2, 0(R1)  | ; store-conditional succeeds if no one        |  |  |
|         |                                      |            | ; updated the lock since the last LL          |  |  |
|         | BEQZ                                 | R2, lockit | ; confirm that SC succeeded, else keep trying |  |  |

- If there are i processes waiting for the lock, how many bus transactions happen?
  - 1 write by the releaser + i read-miss requests +
  - i responses + 1 write by acquirer + 0 (i-1 failed SCs) +
  - i-1 read-miss requests + i-1 responses

# Further Reducing Bandwidth Needs

- Ticket lock: every arriving process atomically picks up a ticket and increments the ticket counter (with an LL-SC), the process then keeps checking the now-serving variable to see if its turn has arrived, after finishing its turn it increments the now-serving variable
- Array-Based lock: instead of using a "now-serving" variable, use a "now-serving" array and each process waits on a different variable – fair, low latency, low bandwidth, high scalability, but higher storage
- Queueing locks: the directory controller keeps track of the order in which requests arrived – when the lock is available, it is passed to the next in line (only one process sees the invalidate and update)

# Lock Vs. Optimistic Concurrency

lockit: LL R2, 0(R1) BNEZ R2, lockit DADDUI R2, R0, #1 SC R2, 0(R1) BEQZ R2, lockit Critical Section ST 0(R1), #0

LL-SC is being used to figure out if we were able to acquire the lock without anyone interfering – we then enter the critical section

tryagain: LL R2, 0(R1) DADDUI R2, R2, R3 SC R2, 0(R1) BEQZ R2, tryagain If the critical section only involves one memory location, the critical section can be captured within the LL-SC – instead of spinning on the lock acquire, you may now be spinning trying to atomically execute the CS

#### **Barriers**

- Barriers are synchronization primitives that ensure that some processes do not outrun others – if a process reaches a barrier, it has to wait until every process reaches the barrier
- When a process reaches a barrier, it acquires a lock and increments a counter that tracks the number of processes that have reached the barrier – it then spins on a value that gets set by the last arriving process
- Must also make sure that every process leaves the spinning state before one of the processes reaches the next barrier

```
LOCK(bar.lock);

if (bar.counter == 0)

bar.flag = 0;

mycount = bar.counter++;

UNLOCK(bar.lock);

if (mycount == p) {

bar.counter = 0;

bar.flag = 1;

}

else

while (bar.flag == 0) { };
```

```
local_sense = !(local_sense);
LOCK(bar.lock);
mycount = bar.counter++;
UNLOCK(bar.lock);
if (mycount == p) {
  bar.counter = 0;
  bar.flag = local_sense;
}
else {
  while (bar.flag != local_sense) { };
}
```

### **Consistency Models: Example Programs**

Initially, A = B = 0**P1** P2 A = 1B = 1 if (B == 0)if (A == 0)critical section critical section Initially, A = B = 0**P1 P2 P**3 A = 1if (A == 1)B = 1 if (B == 1)register = A

P1 P2 Data = 2000 while (Head == 0) Head = 1 { } ... = Data

# **Coherence Vs. Consistency**

- Recall that coherence guarantees (i) that a write will eventually be seen by other processors, and (ii) write serialization (all processors see writes to the same location in the same order)
- The consistency model defines the ordering of writes and reads to different memory locations – the hardware guarantees a certain consistency model and the programmer attempts to write correct programs with those assumptions

# **Sequential Consistency**

| P1      | P2      |
|---------|---------|
| Instr-a | Instr-A |
| Instr-b | Instr-B |
| Instr-c | Instr-C |
| Instr-d | Instr-D |
|         |         |

We assume:

- Within a program, program order is preserved
- Each instruction executes atomically
- Instructions from different threads can be interleaved arbitrarily

Valid executions: abAcBCDdeE... or ABCDEFabGc... or abcAdBe... or aAbBcCdDeE... or .....

## Problem 1

• What are possible outputs for the program below?

Assume x=y=0 at the start of the program

| Thread 1  | Thread 2  |
|-----------|-----------|
| x = 10    | y=20      |
| y = x + y | x = y + x |
| Print y   |           |

# Problem 1

• What are possible outputs for the program below?

Assume x=y=0 at the start of the program

| Thread 1 |           | Thread 2 |           |
|----------|-----------|----------|-----------|
| А        | x = 10    | а        | y=20      |
| В        | y = x + y | b        | x = y + x |
| С        | Print y   |          |           |

Possible scenarios:5 choose 2 = 10ABCabABaCbABabCAaBCb10202030303030AabBCaABCbaABbCaAbBC5030305030

# **Sequential Consistency**

- Programmers assume SC; makes it much easier to reason about program behavior
- Hardware innovations can disrupt the SC model
- For example, if we assume write buffers, or out-of-order execution, or if we drop ACKS in the coherence protocol, the previous programs yield unexpected outputs



#### Bullet